| Department of Electrical and Electronic Engineering Examinations 2014 |                  | Confidential |
|-----------------------------------------------------------------------|------------------|--------------|
| Model Answers and Mark Schemes                                        | First Examiner:  | A. Casson    |
| Paper Code: E4.17                                                     | Second Examiner: | P. Georgiou  |

- 1.
- (a)
- (i) (Theory)



Ladder state equations:



Signal flow graph:



Scaled signal flow graph:



| Department of Electrical and Electronic Engineering Examinations 2014 |                  | Confidential |
|-----------------------------------------------------------------------|------------------|--------------|
| Model Answers and Mark Schemes                                        | First Examiner:  | A. Casson    |
| Paper Code: E4.17                                                     | Second Examiner: | P. Georgiou  |

### (ii) (Application of theory)

Vertical transitions become circuit blocks with two inputs and one output with the corresponding transfer function. The signs on the horizontal branches determine which input of the circuit block they connect to. The circuit voltages/states are illustrated below:



X/Y terms (the two on the ends) are amplifiers. X/sY terms (the middle five) are integrators.

[2]

### (iii) (Theory)

Advantage: Parasitic insensitive: presence of virtual earth means back-plate parasitic can be between two ac grounds.

Disadvantage: Relatively low bandwidth due to the need for negative feedback.

[2]

(b)

## (i) (New computed example)

For MOSFET in triode region:  $I_d = GV_{ds} - \beta V_{ds}^2$  where  $G = 2\beta (V_{gs} - V_{th})$ .

Hence from current flow through FETs and capacitors:

$$I_{di} = G1V1 - \beta V1^2 = -Vo1.sC$$

$$I_{d2} = G2V2 - \beta V2^2 = -Vo2.sC$$

Vout = Vo2 - Vo1: 
$$Vout = \frac{1}{sc} [G1V1 - \beta V1^2 - G2V2 + \beta V2^2]$$

If matched: G1 = G2 = G. If balanced: V2 = -V1.

Hence: 
$$Vout = \frac{1}{sc}[GV1 - \beta V1^2 + GV1 + \beta V2^2]$$
 so  $Vout = \frac{1}{sc}2GV1$ .

$$\omega u = \frac{2G}{C} = \frac{4\beta(Vc - V_{th})}{C}.$$

| Department of Electrical and Electronic Engineering Examinations 2014 |                  | Confidential |
|-----------------------------------------------------------------------|------------------|--------------|
| Model Answers and Mark Schemes                                        | First Examiner:  | A. Casson    |
| Paper Code: E4.17                                                     | Second Examiner: | P. Georgiou  |

Substituting values gives Vc = 1.7 V.

[4]

## (ii) (Theory)

Use cross-coupled MOS resistors:



$$Vo1 - Vo2 = \frac{1}{sC} (Id1a + Id2b - Id1b - Id2a)$$
$$= \frac{1}{sC} ((G1 - G2)(V1 - V2) + (\beta1 - \beta2)(V2^2 - V1^2))$$

Provided that devices are matched (equal  $\beta$ ), then Vout =  $\frac{(G1-G2)}{sC}$  (V1-V2) where G1-G2 =  $2\beta$ (Vc1-Vc2)

[4]

#### (iii) (Application of theory)

The cross-coupled topology from (ii) is better as the unity gain frequency does not depend on the threshold voltage.

[1]

#### (iv) (New computed example)

For the circuit from Figure 1.3: The variation could be corrected by changing the control voltage (Vc) so that the difference (Vc – Vth) is unchanged even if Vth varies. To keep the same operating point in (i) we need (Vc – Vth) = 1V. Hence for Vc,max = 3V, Vth could be as large as 2V, 1.3V above nominal.

## **High Performance Analogue Electronics**

E4.17: Page 4 out of 13

| Department of Electrical and Electronic Engineering Examinations 2014 |                  | Confidential |
|-----------------------------------------------------------------------|------------------|--------------|
| Model Answers and Mark Schemes                                        | First Examiner:  | A. Casson    |
| Paper Code: E4.17                                                     | Second Examiner: | P. Georgiou  |

For the circuit from (ii): the topology is already compensated for mismatch in the threshold voltages and so no adjustments are necessary. In principle any change in the threshold value is tolerable, as long as the FETs stay in the triode region.

[3]

| Department of Electrical and Electronic Engineering Examinations 2014 |                  | Confidential |
|-----------------------------------------------------------------------|------------------|--------------|
| Model Answers and Mark Schemes                                        | First Examiner:  | A. Casson    |
| Paper Code: E4.17                                                     | Second Examiner: | P. Georgiou  |

2.

(a)

## (i) (Application of theory)



[2]

# (ii) (Application of theory)

If V2, V3, and V4 are constant they act as ac grounds for the noise analysis. The capacitor bank thus acts as a potential divider:



Hence by circuit analysis:  $vx = \frac{0.25C_T}{0.25C_T + 0.75C_T}$ .  $Vin \rightarrow vx = 0.25Vin$ .

To refer noise sources to input need to invert this, and square to deal with powers.

End result:  $16(vng^2 + \frac{ind^2}{gm^2}) V^2$ .

[5]

| Department of Electrical and Electronic Engineering Examinations 2014 |                  | Confidential |
|-----------------------------------------------------------------------|------------------|--------------|
| Model Answers and Mark Schemes                                        | First Examiner:  | A. Casson    |
| Paper Code: E4.17                                                     | Second Examiner: | P. Georgiou  |

(b) (Theory)

Noise figure is the noise factor expressed in dB.

[2]

(c)

- (i) (Application of theory)
  - Considering the first stage alone:

$$F1 = \frac{\text{veq}1^2}{\text{vns}^2}$$

Thus the equivalent input noise voltage  $veq1^2 = F1vns^2$ This equivalent input noise  $veq1^2$  consists of the received (source) input noise, plus internal noise  $vn1^2$  contributed by the first stage:

$$veq1^2 = vns^2 + vn1^2$$
  
 $vn1^2 = veq^2 - vns^2 = (F1-1) vns^2$ 

- Considering the second stage alone, vn2<sup>2</sup> = (F2-1)vns<sup>2</sup>
- Combining both stages, the total output noise:

$$vnt^{2} = G1G2vns^{2} + G1G2vn1^{2} + G2vn2^{2}$$

$$= G1G2vns^{2} + G1G2(F1-1)vns^{2} + G2(F2-1)vns^{2}$$

$$= [G1G2F1 + (F2-1)G2]vns^{2}$$

· Noise factor of the cascaded pair,

$$F = \frac{vnt^2}{G1G2vns^2} = F1 + \frac{F2-1}{G1}$$

[3]

(ii) (New computed example)

Using given numbers: F = 2.02.

## **High Performance Analogue Electronics**

E4.17: Page 7 out of 13

| Department of Electrical and Electronic Engineering Examinations 2014 |                  | Confidential |
|-----------------------------------------------------------------------|------------------|--------------|
| Model Answers and Mark Schemes                                        | First Examiner:  | A. Casson    |
| Paper Code: E4.17                                                     | Second Examiner: | P. Georgiou  |

We can define 
$$SNR_{in} = \frac{Re \, ceived \, signal \, power}{Re \, ceived \, noise \, power} = \frac{v sig^2}{v n s^2}$$

Similarly SNR<sub>out</sub> = 
$$\frac{\text{Output signal power}}{\text{Output noise power}} = \frac{\text{G vsig}^2}{\text{G veq}^2} = \frac{\text{vsig}^2}{\text{veq}^2}$$

Thus 
$$\frac{SNR_{in}}{SNR_{out}} = \frac{veq^2}{vns^2} = F$$

$$SNRin = F \times SNRout.$$

$$SNRout = 50 dB = 100,000.$$

[3]

## (d) (New computed example)

By extension from part (c), for three stages:

$$F = F1 + \frac{F2 - 1}{G1} + \frac{F3 - 1}{G1G2}$$

Substituting numbers gives the noise factor as 6.1445. Hence the noise figure is 7.88 dB.

[5]

Model Answers and Mark Schemes

Department of Electrical and Electronic Engineering Examinations 2014 Confidential A. Casson

Paper Code: E4.17

Second Examiner:

First Examiner:

P. Georgiou

3.

#### (a) (Theory)

The mixer is used for frequency conversion.

Selecting a particular frequency channel from the complete RF spectrum requires a narrowband bandpass filter. Making a high Q, tuneable, filter at RF frequencies is difficult. The mixer multiplies the RF input signal with a Local Oscillator (LO) such that the resulting output is at a lower Intermediate Frequency (IF). The design of the bandpass IF filter is eased since it doesn't have to be tunable, and the IF centre frequency is much lower than the input RF signal. The LO can be tuneable to select different channels.

[2]

#### (b) (New computed example)

All superhet receivers have the potential for responding to frequencies other than the desired channel. Most spurious responses originate in the mixer, especially from harmonic mixing of the RF and LO signals.

Here the LO is at 1000 MHz.

If this has a significant 2<sup>nd</sup> harmonic it will be at 2000 MHz. Input signals at 1900 MHz and 2100 MHz will mix with this to give frequencies at the sum and difference: 100 MHz, 3900 MHz, 4100 MHz.

The 100 MHz component will overlap with the wanted IF signal, causing interference.

[3]

#### (c) (Application of theory)

For BJT:  $Ic = lse^{\frac{Vbe}{Vt}}$ . Let the emitter node voltage be Vx.

Thus  $Ic1 = Is1e^{\frac{Va/2 - Vx}{Vt}}$  and  $Ic2 = Is2e^{\frac{-Va/2 - Vx}{Vt}}$ 

Assume the transistors are matched so Is1 = Is2 = Is.

Therefore  $out = Ic1 - Ic2 = Is(e^{\frac{Va}{2}Vx} - e^{\frac{-Va}{2}Vx}) = Ise^{\frac{-Vx}{Vt}}(e^{\frac{Va}{2}Vt} - e^{\frac{-Va}{2}Vt}).$ 

For the constant current source:  $q = Ic1 + Ic2 = Ise^{\frac{-Vx}{Vt}} (e^{\frac{Vt}{Vt}} + e^{\frac{-Va}{Vt}})$ .

Combining these:  $\frac{lout}{lq} = \frac{e^{\frac{Va}{2}} - \frac{-Va}{2}}{e^{\frac{Vt}{Vt}} + e^{\frac{-Va}{Vt}}}$ .  $lout = lq \tanh(\frac{Va}{2Vt})$ .

Small angle approximation:  $\tanh x \to x, x \to 0$ .

Thus, if Va is small:  $lout = \frac{lqVa}{2Vt}$ .

| Department of Electrical and Electronic Engineering Examinations 2014 |                  | Confidential |
|-----------------------------------------------------------------------|------------------|--------------|
| Model Answers and Mark Schemes                                        | First Examiner:  | A. Casson    |
| Paper Code: E4.17                                                     | Second Examiner: | P. Georgiou  |

For this to be valid need:  $Va \le 2Vt$  so  $Va \le 52$  mV, say  $|Va| \le 5.2$  mV. Reasonable similar values acceptable.

[6]

(d)

(i) (Application of theory and new computed example)

Emitter degeneration:



where the values of rel and re2 depend on the instantaneous value of Vin. 1f Re >> re1, re2 then the non-linear variation of gm with Vin is swamped:

$$Vin = 1c1Re - 1c2Re = (Ic1 - Ic2) Re$$

if lout = (lc1 - lc2); lout/Vin = 1/Re

This can only be applied to the bottom differential pair, hence:

Department of Electrical and Electronic Engineering Examinations 2014 Confidential

Model Answers and Mark Schemes First Examiner: A. Casson

Paper Code: E4.17 Second Examiner: P. Georgiou



To work correctly need Re >> re  $\rightarrow$  Re >> 1/gm = 1 k $\Omega$ . Hence values in excess of 10 k $\Omega$ .

[5]

## (ii) (Application of theory)

Gilbert cell has a tanh(X) operation. Precede this by a  $tanh^{-1}(X)$  operation so that when cascaded the two non-linear operations cancel, leaving the wanted multiplication terms with no non-linear operation present.

A suitable circuit to implement this is:



Department of Electrical and Electronic Engineering Examinations 2014 Confidential

Model Answers and Mark Schemes First Examiner: A. Casson

Paper Code: E4.17 Second Examiner: P. Georgiou

4.

### (a) (Theory)



[2]

## (b) (Application of theory)

For FET in saturation: 
$$Id = \beta (Vgs - Vth)^2$$
 so  $Vgs = \sqrt{\frac{Id}{\beta}} + Vth$ .

If source voltage = 
$$Vx$$
:  $\frac{Vd}{2} - Vgs1 = Vx = -\frac{Vd}{2} - Vgs2$  so  $Vd = Vgs1 - Vgs2$ .

Combining these for matched transistors: 
$$d = \frac{\sqrt{Id1} - \sqrt{Id2}}{\sqrt{\beta}}$$

Know: 
$$ls = Id1 + Id2$$
.

Solving for Id1: 
$$\sqrt{\beta}Vd = \sqrt{Id1} - \sqrt{Is - Id1}$$
 so  $\beta Vd^2 = Is - 2\sqrt{Id1}\sqrt{Is - Id1}$ 

So: 
$$\sqrt{Id1Is - Id1^2} = \frac{Is}{2} - \frac{\beta Vd^2}{2}$$
.

Squaring and re-arranging: 
$$0 = Id1^2 - IsId1 + \left(\frac{Is^2}{4} - \frac{\beta Vd^2Is}{2} + \frac{\beta^2Vd^4}{4}\right).$$

This is a quadratic equation in  $1d1: 0 = ald1^2 + bld1 + c$  so solve using the quadratic formula.

Gives: 
$$1 = \frac{ls}{2} \pm \frac{1}{2} \sqrt{2\beta V d^2 ls - \beta^2 V d^4}$$
.

To keep Id1 positive only the positive root is valid: 
$$Id1 = \frac{ls}{2} + \frac{ls}{2} \sqrt{\frac{2\beta V d^2}{ls} - \frac{\beta^2 V d^4}{ls^2}}$$

Department of Electrical and Electronic Engineering Examinations 2014

Confidential

Model Answers and Mark Schemes

First Examiner:

A. Casson

Paper Code: E4.17

Second Examiner:

P. Georgiou

Analogously solving for Id2:  $Id2 = \frac{ls}{2} - \frac{ls}{2} \sqrt{\frac{2\beta V d^2}{ls} - \frac{\beta^2 V d^4}{ls^2}}$ .

At the output know: Iout = Id1 - Id2

Thus: 
$$lout = Is\sqrt{\frac{2\beta Vd^2}{Is} - \frac{\beta^2 Vd^4}{Is^2}} = Vd\sqrt{2\beta Is - \beta^2 Vd^2}$$
.

[7]

(c) (Theory)

Let 
$$Is = Idc + cVd^2$$

Iout = Vd 
$$\sqrt{2\beta Idc + 2c\beta Vd^2 - \beta^2 Vd^2}$$
  
= Vd  $\sqrt{2\beta Idc + 2\beta Vd^2(c - \beta/2)}$ 

If 
$$c = \beta/2$$
, then Iout = Vd  $\sqrt{2\beta Idc}$ 

Which is a linear function of the input voltage. The transconductance is given by the derivative:

$$gm = \sqrt{2\beta I dc}$$

[3]

(d) (Theory)

Sum output currents (instead of difference):

Department of Electrical and Electronic Engineering Examinations 2014 Confidential

Model Answers and Mark Schemes First Examiner: A. Casson

Paper Code: E4.17 Second Examiner: P. Georgiou



Id1 = 
$$\beta(Vgs1-Vth)^2$$
  
=  $\beta(Vcm + Vd/2 - Vs - Vth)^2 = \beta(Vc - Vth + Vd/2)^2$ 

where Vc = Vcm - Vs

Similarly  $Id2 = \beta(Vc - Vth - Vd/s)^2$ 

$$lout = Id1 + Id2 = \beta(2(Vc-Vth)^2+Vd^2/2) = Idc + cVd^2$$

where 
$$Idc = 2 \beta(Vc - Vth)^2$$
 and  $c = \beta/2$  as required

The sum of the drain currents is quadratically related to the differential input voltage provided that the common-mode input signal Vc remains constant.

[4]

(e)

(i) (New computed example)

$$SNR_{dB} = \frac{Power_{signal}}{Power_{noise}} = 10 \log \left( \frac{(Vrms, signal)^2 / R}{(Vrms, noise)^2 / R} \right) = 20 \log \left( \frac{Vrms, signal}{Vrms, noise} \right)$$

Signal is 100 mVpp so 35.36 mVrms. Using this in the equation above gives 36.36  $\mu$ Vrms.

[2]

(ii) (Application of theory)

FET flicker noise equation: 
$$vng^2 = \frac{k\Delta f}{CoxWLf}V^2$$
.

Reduced by making transistors bigger, or providing more filtering so effective bandwidth is reduced. If possible can also operate circuit at a higher frequency where flicker noise is less significant due to the 1/f term. Any two or reasonable other answer.

[2]